

## 2012 Litho ITRS Update

Lithography TWG
December 2012

#### **Outline**

- Lithography Potential Solutions
- Major Challenges
- Some table updates
- Expectations for 2013 Roadmap

#### Litho Team

# (2012 Meeting attendees shown – there are many other contributors)

| Mark Neisser      | SEMATECH                |
|-------------------|-------------------------|
| Naoya Hayashi     | Dai Nippon Printing Co. |
| Tatsuo Chijimatsu | Fujitsu Semiconductor   |
| Anthony Yen       | TSMC                    |
| Reiner Garreis    | Zeiss                   |
| Michael Lercel    | SEMATECH                |
| Bob Gleason       | Luminescent             |
| YC Ku             | TSMC                    |
| Mauro Vasconi     | Micron                  |
| T.S. Gau          | TSMC                    |



## **Updated MPU/DRAM Options**



We will narrow options for 22nm hp in 2013.

#### **Updated Flash Options**



This table shows the requirements for 2-D flash development. The potential introduction of 3-D flash does not drive lithography.

## **Updated Challenges**

|              | Table LITH1 Lithography Difficult Challenges                                                                    |  |
|--------------|-----------------------------------------------------------------------------------------------------------------|--|
|              | Near Term Challenges (2013-2018)                                                                                |  |
|              | (16nm Logic/DRAM @ HVM; Flash 11nm @ optical narrowing with 16nm in HVM)                                        |  |
| 1            | Cost and cycle time of multiple patterning - especially for more than 2x                                        |  |
| 2            | Optical mask complexity                                                                                         |  |
|              | EUV source power                                                                                                |  |
|              | Defect "free" EUV masks availability                                                                            |  |
| 3            | mask infrastructure availability                                                                                |  |
| 4            | EUV Resist that meets sensitivity, resolution, LER requirements                                                 |  |
|              | Process control on key parameters such as overlay, CD control, exposure focus control, LWR with multiple        |  |
| <del>5</del> | patterning                                                                                                      |  |
| 6            | Retooling requirements for 450mm transition (Economic & Technology Challenges)                                  |  |
|              |                                                                                                                 |  |
|              | Long Term Challenges (2019 - 2025)                                                                              |  |
|              | (11nm hp@HVM)                                                                                                   |  |
|              | Higher source power, increase in NA, chief ray angle change on EUV; Different Mask magnification and size, Mask |  |
| 1            | material and thickness optimization                                                                             |  |
| 2            | EUV with multiple exposures for 2D patterns                                                                     |  |
| 3            | Defect free DSA processing                                                                                      |  |
| 4            | DSA compatible design rules                                                                                     |  |
| 5            | Selection of new EUV wavelength taking resist, mask, source and tool technology into account                    |  |
| 6            | Metrology tool availability to key parameters such as CDU, thickness control, overlay, defect                   |  |

## Summary of Challenges

- Multiple patterning extensions and making EUV work drive the near term challenges
  - These are the two prime options for the near term decision points
  - Process control is a major issue as shown by the number red cells in the litho tables in next years
- Extension of EUV and making DSA successful drive the longer term challenges.
  - EUV source power will have to continue to increase.
  - Higher NAs and/or a new wavelength will be needed long term to continue EUV capability improvement
  - DSA issues are driven by need for new design rules and needs to understand and minimize defects

#### 2012 Table Changes

- There is now a lithographic materials challenges table.
  - This will provide input to industry and the ITRS ERM group on these needs without specifying chemical solutions
- Multiple patterning table was changed to reflect typical industry pitch splitting practice.

#### 2013 Plans

- Update potential solutions chart in line with new node timing information
- Update mask number estimates
- Add DSA tables. The tables will show DSA capabilities and limitations by year.
  - We expect different problems and capabilities than the other alternative lithographic techniques that already have tables
  - There will be a table for line and space pitch replication by chemoepitaxy
  - There will be a table for contact hole rectification by graphoepitaxy
  - We are considering separate tables for guide pattern requirements.

